# **NVDLA Verification Suite User Guide**

#### **Contents**

- NVDLA Verification Suite User Guide
  - Preparation
    - Acronym
    - Setup tree.make and Build tree
  - Quick Start
    - Running single test
    - Running a list of tests
  - Verification Suite
    - Test Bench Architecture
    - Test Plan
    - Test Suite
  - Regression Tool Set
    - Running a Single Test
    - Running a Test Plan
    - Generating Reporting Metrics

# Preparation

## Acronym

Following acronyms will be frequently used in this document, if there are abbreviations you don't know their meanings, please check this chapter.

| Acronym           | Description                                                                                                                                                                                    |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| tree              | Repository hosting NVDLA source code                                                                                                                                                           |  |  |
| ТОТ               | Top of Tree, refer to the root of NVDLA HW repository nvdla/hw                                                                                                                                 |  |  |
| OUTDIR            | Generated code under TOT/ourdir                                                                                                                                                                |  |  |
| Sub-unit          | A module which has a dedicated register block. For example, CDMA/CSC/CMAC/CACC/SDP/SDP_RDMA are also sub-units.  Hardware operation resources. One resource may contain one or more sub-units. |  |  |
|                   |                                                                                                                                                                                                |  |  |
| Resource          | For example, a combination of CSC/CMAC/CACC is one resource. SDP_RDMA and SDP are two independent resources.                                                                                   |  |  |
|                   | A combination of resources for a specified operation.                                                                                                                                          |  |  |
| Hardware pipeline | A hardware pipeline starts with one or more read DMA(s) and ends with one write DMA.                                                                                                           |  |  |
| Scenario          | A description of hardware pipelines.                                                                                                                                                           |  |  |

nvdla.org/hw/v2/verif\_guide.html

| Acronym      | Description                                                                                                                   |
|--------------|-------------------------------------------------------------------------------------------------------------------------------|
|              | One complete hardware processing within a hardware pipeline.                                                                  |
| HWL/HW layer | A hardware layer starts with a set of register configuration with an enable field. When it's done, it triggers ONE interrupt. |
|              | A hardware layer requires a hardware pipeline.                                                                                |
|              | The input data of convolution HW layer.                                                                                       |
| lmage data   | In convolution, image data is the station operand.                                                                            |
|              | The input/output data of HW-layer.                                                                                            |
| Feature data | Feature data is generated from one HW-layer and can be used as input data for next HW-layer.                                  |
|              | In convolution, feature data is the station operand.                                                                          |
| Weight data  | The moving operand of convolution operation.                                                                                  |

## Setup tree.make and Build tree

Please follow instructions in NVDLA Environment Setup Guide (environment\_setup\_guide.html), section *Tools and Dependency Libraries Setup* to setup environment and section *Build Test Bench* to build test bench before advancing to next section.

## **Quick Start**

After tree was built, we can run a test and a regression to validate NVDLA environment is in good health.

Let's create a directory named health\_exam.

TOT> mkdir health\_exam

TOT> cd health\_exam

## Running single test

Let run a convolution tests

 $TOT/health\_exam> TOT/verif/tools/run\_test.py - P nv\_small dc\_24x33x55\_5x5x55x25\_int8\_0 - outdirdc\_24x33x55\_5x5x55x25\_int8\_output - wave - v nvdla\_utb$ 

Argument explanations:

| Argument                                                   | Description                                                                   |  |
|------------------------------------------------------------|-------------------------------------------------------------------------------|--|
| -P nv_small                                                | Running test on project NV_SMALL                                              |  |
| dc_24x33x55_5x5x55x25_int8_0                               | Select test source named dc_24x33x55_5x5x55x25_int8_0                         |  |
| -outdir dc_24x33x55_5x5x55x25_int8_output                  | Simulation will be run in directory dc_24x33x55_5x5x55x25_int8_output will be |  |
| -wave                                                      | Enable waveform dumping                                                       |  |
| -v nvdla_utb                                               | Specify target testbench                                                      |  |
| Vait for a while when simulation is finished following mos | scage will be shown in the end of leg.                                        |  |

Wait for a while, when simulation is finished, following message will be shown in the end of log:

There are several files were generated under

TOT/health\_exam/dc\_24x33x55\_5x5x55x25\_int8\_output

- 1. run\_verdi.sh: which is used to kick-off Verdi to view simulation waveform
- 2. testout: which contains output logs

## Running a list of tests

We can run a list of tests for wider health status check

TOT/health\_examp>TOT/verif/tools/run\_plan.py -P nv\_small -tp nv\_small -atag protection -no\_lsf -run\_dir protection\_tests -monitor

Argument explanations:

| Argument                    | Description                                                                                          |  |
|-----------------------------|------------------------------------------------------------------------------------------------------|--|
| -P nv_small                 | Running test on project NV_SMALL                                                                     |  |
| -tp nv_small                | Running tests in test plan nv_small                                                                  |  |
| -atag protection<br>-no_lsf | Select tests which have been tagged with "protection"  Use local CPU to run tests                    |  |
|                             |                                                                                                      |  |
| -monitor                    | Continuously monitoring test running status, until all simulations are done or reach maximum runtime |  |

<sup>\*</sup>detail meanings of arguments could be found in both script self-contained help argument and later section Regression Tool Set

Terminal will update tests status in a certain interval:

| Test                         | ТВ        | Status  | Errinfo |
|------------------------------|-----------|---------|---------|
| dp_8x8x32_1x1_int8_1         | nvdla_utb | PASS    |         |
| odp_7x9x10_3x3_int8          | nvdla_utb | PASS    |         |
| sdp_8x8x32_bypass_int8_1     | nvdla_utb | PASS    |         |
| sdp_8x8x32_bypass_int8_0     | nvdla_utb | PASS    |         |
| sdp_4x22x42_bypass_int8      | nvdla_utb | RUNNING |         |
| cdp_8x8x32_lrn3_int8_1       | nvdla_utb | RUNNING |         |
| cdp_8x8x64_lrn9_int8         | nvdla_utb | RUNNING |         |
| dc_24x33x55_5x5x55x25_int8_0 | nvdla_utb | RUNNING |         |

Wait for several minutes, all tests will be passed, and the final output will be

| Test    |           |             |         | ТВ            |             | Status | Errinfo |
|---------|-----------|-------------|---------|---------------|-------------|--------|---------|
| pdp_8x8 | x32_1x1_i | nt8_1       |         | nvdla_u       | tb          | PASS   |         |
| pdp_7x9 | x10_3x3_i | .nt8        |         | nvdla_ut      | tb          | PASS   |         |
| sdp_8x8 | x32_bypas | s_int8_1    |         | nvdla_ut      | tb          | PASS   |         |
| sdp_8x8 | x32_bypas | s_int8_0    |         | nvdla_ut      | tb          | PASS   |         |
| sdp_4x2 | 2x42_bypa | ss_int8     |         | nvdla_ut      | tb          | PASS   |         |
| cdp_8x8 | x32_1rn3_ | int8_1      |         | nvdla_u       | tb          | PASS   |         |
| cdp_8x8 | x64_lrn9_ | int8        |         | nvdla_ut      | tb          | PASS   |         |
| dc_24x3 | 3x55_5x5x | 55x25_int8_ | .0      | nvdla_ut      | tb          | PASS   |         |
| TOTAL   | PASS      | FAILED      | RUNNING | PENDING       | Passng Rate |        |         |
| 8       | 8<br>8    | 0           | 0       | 0<br>PLINDING | 100.00%     | =      |         |

 $Simulation \ log \ and \ result \ could \ be \ found \ under \ \ TOT/health\_exam/protection\_tests/nvdla\_utb:$ 

## **Verification Suite**

NVDLA verification suite contains test bench, test plan and test suites.

Verification related files could be found under TOT/verif:

```
verif
|-- regression
| `-- testplans
|-- testbench
| |-- trace_generator
| `-- trace_player
|--<some other directories>
`-- tests
|-- trace_tests
|-- trace_tests
|-- uvm_tests
```

## Test Bench Architecture

NVDLA verification adopts coverage driven methodology which relies on constrained random stimulus.

Test bench also need to support direct tests for other considerations which require fixed invariant stimulus:

- 1. Protection tests for code commit quality check.
- 2. Sanity tests for fast flushing plain and simple bugs.
- 3. Tests from real application (real network).

Simulation flow is divided into two phases: stimulus recording (trace generation) and stimulus playing (trace playing). There are independent executables for different phases.

- 1. Trace generation: a trace generator response for generating traces from constrained random tests. It contains with random constraints and random test suite.
- 2. Trace playing: a trace player response for driving trace to DUT, checking DUT correct behavior, and collecting coverages. It contains with agents for interacting with DUT, reference mode for correct behavior checking and coverage model for verification completeness measurement.

### Trace generator

#### To be done

### Trace player

#### To be done

### Test Plan

Test plan record tests and corresponding configurations for regression. There is one test plan for one configuration project. Test plan file location is: TOT/verif/regression/testplans.

Currently, this only one valid test plan: NV\_SMALL .

#### Test Levels

One test plan contains several test levels:

- Level 0: Pass through cases which are based read data from memory and write to memory without function operation.

  Basic function tests. Most of protection tests will be select from this level.
- Level 1: Common function case. Basic features such as major ASIC data path, special memory alignments, tests are single layer tests.
- Level 2: Corner cases, for example, extreme small cube size (1x1x1 in width,height,channel), maximum width cube size (8192x1x1 in width,height,channel).
- Level 3: reserved for multi-layer cases, run multiple layers on the same hardware pipelines.
- Level 4: reserved for multi-scenario, running independent hardware pipelines (convolution, pdp, cdp) in the same time.
- Level 5: reserved for perf tests
- Level 6: reserved for power tests
- Level 7: reserved for time-consumed tests
- Level 8: reserved for real network cases
- Level 9: reserved
- Level 10: random tests for single scenario
- Level 11: random tests for multi scenario

Level 0 to 8 are considered as direct tests, level 10 to 11 are considered as random tests. There are dedicated test list files for each test level.

### **Associating Tests**

Test plan provides a method named add test to associate tests with test plan, in each test, there are 5 fields:

- · Name: test source name
- Tags: tags for test selection
- Args: required arguments for test simulation, arguments will be documented in test bench and
- Config: target test bench, currently, there is only one valid test bench setting: nvdla\_utb which stands for NVDLA Unit Test bench.
- Module: use to distinguish different types of tests
- · Desc: test description

#### Example:

## Test Suite

There are two kinds of tests:

- 1. Direct tests: direct tests are in trace format. Test source files are under TOT/verif/tests/trace. Trace tests are organized by configuration project. Trace tests for NV\_SMALL configuration is under TOT/verif/tests/trace\_tests/nv\_small.
- 2. Random tests: random tests are in UVM test format. Random tests are expected to be configuration independent. Random test directory is TOT/verif/tests/trace\_tests/uvm\_tests.

### Test naming

Test naming is convenience for fast understanding test scenarios. There are several portions in test name:

<MAJOR\_FUNCTIONS>\_<DIMEMSION\_SETTINGS>\_<SUPPLEMENTARY\_INFO>\_<MINOR\_FUNCTIONS>\_<PRECISION>\_<INDEX>\_

#### Portion Explanation

| rtion              | Description                                                                                                                                                                                                       | Necessity |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                    | Major hardware pipelines. Possible values:                                                                                                                                                                        |           |
| MAJOR_FUNCTIONS    | <ul> <li>DC: direct convolution, input is feature cube format</li> <li>IMG: direct convolution, input is image format</li> <li>WINO: Winograd convolution, input is feature cube format</li> </ul>                | Must have |
| DIMEMSION_SETTINGS | Cube dimensions, for convolution tests, there are two cubes, one is for data, one is for weight. Dimension orders.  • For data: width, height, channel • For weight: width, height, channel, kernel               | Must have |
| SUPPLEMENTARY_INFO | <ul> <li>Supplementary information, for examples:</li> <li>In image convolution, image format</li> <li>In SDP, there are multiple operation units like BS/BN.</li> <li>In PDP, pooling stride settings</li> </ul> | Optional  |
| MINOR_FUNCTIONS    | Minor functions within major hardware pipeline. For example, in convolution pipeline, there are weight compression, dilation etc.                                                                                 | Optional  |
| PRECISION          | Specify working precision.                                                                                                                                                                                        | Must have |

<sup>\*</sup>For now, only trace tests are ready.

| Portion                      |                     | Description                                                 | Ne                                                        | ecessity                             |  |
|------------------------------|---------------------|-------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------|--|
|                              |                     | Some te                                                     | ests share the same                                       |                                      |  |
|                              | INDEV               | configuration                                               | on but different memory                                   | Ontingal                             |  |
|                              | INDEX               | surface, use i                                              | index to distinguish those                                | Optional                             |  |
|                              |                     |                                                             | tests                                                     |                                      |  |
| Examples                     |                     |                                                             |                                                           |                                      |  |
| Test name                    |                     |                                                             | Scenario description                                      |                                      |  |
| dc_24x33x55_5x5x55x25_int8_0 |                     |                                                             | direct convolution, inpu                                  | t feature cube dimension is 24x33x55 |  |
|                              |                     | (width, height, channel), weight cube dimension is 5x5x55x2 |                                                           |                                      |  |
|                              |                     |                                                             | (width, height, ch                                        | annel, kernel), precision is INT8    |  |
|                              |                     |                                                             | Single data processi                                      | ng, input feature cube dimension is  |  |
|                              | sdp_3x3x33_bs       | _int8_reg_0                                                 | 3x3x33 (width, height, channel), using BS operation unit, |                                      |  |
|                              |                     |                                                             | operand from                                              | n register, precision is INT8        |  |
|                              | 1 0 0 //            | 0.0:10                                                      | Pooling, input featur                                     | e cube dimension is 8x8x64 (width,   |  |
|                              | pdp_8x8x64_2x2_int8 |                                                             | height, channel), precision is INT8                       |                                      |  |

#### Test Format

Trace Test format

In unit test bench, trace player only receives tests in trace format. Trace test is the source format of direct tests and the intermedia outputs of random tests.

Trace test is not only used in unit RTL verification environment, but also could be reused in other environments like system verification, CMOD verification, FPGA validation, and silicon bringup.

Trace format supports following cases:

- 1. Single layer case: only one hardware pipeline and only one configuration group will be exercised during simulation.
- 2. Multi-layer case: configuration group will be alternative used during simulation within the same hardware pipeline.
- 3. Multi-resource cases: one hardware pipeline which consists of multiple hardware resource. For example, a fused convolution-batch\_normlization-relu-pooling layer could be executed in single hardware layer, this hardware layer requires several computational resources convolution, SDP and PDP.
- 4. Multi-scenario case: multiple independent hardware layer configuration could be presented in the same test.

Trace stores the stimulus of simulation. There are two types of stimulus, and there is dedicated format to support each type of stimulus:

- 1. Register configuration, stored in config file (file name is \*.cfg). One test only has one configuration file.
- 2. Memory data, stored in data files (file name is \*.dat). One test has at least one memory data file for input data. One test could have more than one data file, for example, in convolution tests, there is one file for input image/feature cube and one file for weight.

Trace file also provide result checking methods:

- 1. Golden CRC, which is represented in one configuration command.
- 2. Golden output memory surface, which is represented in one configuration command and an associated data file.

Configuration File Format

There are 9 types of configuration commands:

| Name               | Description                                                       | Syntax                                      | Use case                                             |
|--------------------|-------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------|
| reg_write          | Write data to specific DUT register                               | reg_write(reg_n ame,<br>reg_value);         | Fundamental operation for register configuration     |
| reg_read_expect ed | Read data from specific DUT register, compare with expected value | reg_read_expect ed(addr,<br>expected_data); | For some special cases like register accessing tests |

| Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                   | Syntax                                                                  | Use case                                                                                                                                                                                    |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reg_read    | Read data from specific DUT register                                                                                                                                                                                                                                                                                                                                                                                                          | reg_read(reg_na me,<br>return_value);                                   | For specific cases which man<br>need to do post-processing<br>on read return value.                                                                                                         |
| sync_notify | Specified player sequencer will send out synchronization event                                                                                                                                                                                                                                                                                                                                                                                | sync_notify(tar get_resource, sync_id);                                 | CC pipeline, OP_EN configuration order, CACC->CMAC->CSC .                                                                                                                                   |
| sync_wait   | Specified player sequencer will wait on synchronization event                                                                                                                                                                                                                                                                                                                                                                                 | sync_wait(targe t_resource,<br>sync_id);                                | CC pipeline, OP_EN configuration order, CACC->CMAC->CSC .                                                                                                                                   |
| intr_notify | Monitor DUT interrupt, catch and clear interrupt and send synchronization event.  There could be multiple intr_notify, all those intr_notify are processed sequentially. The processing order is the same as commands' line order in configuration file.                                                                                                                                                                                      | intr_notify(int r_id, sync_id); // notify when specific interrupt fired | Hardware layer complete notification, informing test bench that test is ended.  Multi-layer test which is presumed containing layer ( ~ N, for n >1 layers, they shall wait for interrupts. |
| poll        | Continues poll register/field value from DUT, until one of the following conditions are met:  1. Equal, polled value is equal to expected value 2. Greater, polled value is greater than expected value 3. Less, polled value is less than expected value 4. Not equal, polled value is not equal to expected value 5. Not greater, polled value is not greater than expected value 6. Not less, polled value is not less than expected value | poll_field_equa                                                         | Convolution case, wait until<br>CBUF flush has done                                                                                                                                         |

| Name  | Description                                                                                                                              | Syntax                                                                                     | Use case                                                                                                    |
|-------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
|       | Invoke player result checking method.                                                                                                    | check_crc(syn_ id,<br>memory_type,<br>base_address, size,                                  | CRC check for no CMOD<br>simulation (usually<br>generated by arch/inherit                                   |
|       | When test bench works in RTL/CMOD cross checking                                                                                         | golden_crc_valu e);                                                                        | from previous project/eyeball gilded)                                                                       |
| check | mode, neither golden CRC<br>nor golden files are<br>necessary in this case.<br>Method check_nothing()<br>shall be added to trace file to | <pre>check_file(sync _id,     memory_type, base_address, size, "golden_file_na me");</pre> | Golden memory result check<br>for no CMOD simulation<br>(usually generated by<br>arch/inherit from previous |
|       | indicated test end event.                                                                                                                | check_nothing(s ync_id);                                                                   | project/eyeball gilded)                                                                                     |
|       |                                                                                                                                          | mem_load(ram_ty pe,<br>base_addr, file_path); //                                           |                                                                                                             |
| mem   | Load memory from file.                                                                                                                   | file_path shall be enclosed by ""                                                          |                                                                                                             |
|       | Initialize memory by pattern.                                                                                                            |                                                                                            |                                                                                                             |
|       |                                                                                                                                          | mem_init(ram_ty pe,                                                                        |                                                                                                             |
|       |                                                                                                                                          | base_addr, size, pattern);                                                                 |                                                                                                             |

<sup>\*</sup>Some functions are not supported yet.

Memory Surface File Format

When mem\_load command is shown in configuration file, test bench will load corresponding file into memory model.

Memory surface format is in memory mapped form. The basic data group is call packet, each packet item contains one address offset field, one size field and one payload field. It's used to store data in payload field to memory space starting from address (base + offset).

The string describing one packet item must be kept in one single line.

Payload byte must be separated by space, and payload size shall not be no larger than 32 for readability consideration.

Different packets shall be joined by comma ",".

Example:

For packet {offset:0x20, size:4, payload:0x00 0x10 0x20 0x30}, data in memory layout is

| Address | 0x20 | 0x21 | 0x22 | 0x23 |
|---------|------|------|------|------|
| Value   | 0x00 | 0x10 | 0x20 | 0x30 |

Random Test Format

To be done

# Regression Tool Set

There is a tool set for:

1. Running single test simulation.

- 2. Running a test plan, tests associated with specific test plan will be running. It could be considered as one round of regression.
- 3. Examining single round regression result and generate metrics for whole project lasting time.

## Running a Single Test

There is a script TOT/verif/tools/run\_test.py for running single test, the most common usages are:

### Argument Explanations:

| Argument                                      | Description                                                                                                                                                                        |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -P <project_name></project_name>              | Project name which is specified in tree.make                                                                                                                                       |
| -mod <test_module></test_module>              | Specifying test kind, if it is not specified, will select trace test<br>by default                                                                                                 |
| <trace_test_name></trace_test_name>           | Test name which could be found under project related trace directory                                                                                                               |
| -outdir <output_directory></output_directory> | Specifying working directory, temporal files and log will be generated in output_directory, if outdir has not been specified, current directory will be used as working directory. |
| -v nvdla_utb                                  | Specifying test bench, for now, only unit test bench is available, so nvdla_utb is the only valid argument                                                                         |

Please run run\_test.py with -help argument for more arguments and their usages.

### **Examining Result**

There are several files were generated during simulation, three files need to be paid more attention:

- 1. run\_trace\_player.sh: a script for rerunning test
- 2. run\_verdi.sh: a script for kicking off Verdi to view waveforms
- 3. testout, log file
- 4. STATUS, file records test running status, there are several status:
  - 1. RUNNING, test is still in running.
  - 2. FAIL, test result is failure.
  - 3. PASS, test result is pass.

## Running a Test Plan

There is a script TOT/verif/tools/run\_plan.py for running tests within a test plan.

>TOT/verif/tools/run\_plan.py --test\_plan <TEST\_PLAN\_NAME> -P <PROJECT> -atag <and\_tags> -otag <or\_tags> -run\_dir <RUN DIR> -no lsf -monitor

### **Argument Explanations:**

| Description                                                                             |
|-----------------------------------------------------------------------------------------|
| Test plan file name, without '.py' suffix.                                              |
| Project name which has been specified in tree.make                                      |
| means AND tags, will select tests which has all tags<br>specified by atag               |
| means OR tags, will select tests which contain at least one of tags specified by otag   |
| means NOT tags, will select tests which don't not contain<br>any tags specified by ntag |
|                                                                                         |

| Argument                     | Description                                                 |
|------------------------------|-------------------------------------------------------------|
| -run_dir <run_dir></run_dir> | Specify working directory                                   |
| -no_lsf                      | will run test on local CPU                                  |
| -monitor                     | will continuously monitoring test running status, until all |
|                              | simulations are done or reach maximum runtime               |

Please run run\_plan.py with -help argument for more arguments and their usages.

Simulation results could be found under run\_dir. There are 2 hierarchy levels under run\_dir

- 1. The first level is test bench level. If a plan contains multiple test benches, there will be dedicated directory for each test bench
- 2. The second level is test level. Under test bench level, there are several test directories. Each directory contains temporal and result files for one test simulation.

### Examining result

There is a script TOT/verif/tools/run\_report.py for monitoring regression status, the most common usages are:

>TOT/verif/tools/run\_report.py -run\_dir <regression\_run\_directory> -monitor\_timeout MONITOR\_TIMEOUT -monitor

Please run run\_test.py with -help argument for more arguments and their usages.

## Generating Reporting Metrics

#### To be done

Here is the end of NVDLA Verification Suite User Guide.